Part Number Hot Search : 
VSK3030T 2N7550 78L10 MAXIM M5000 1117A SMBRP845 LTC14
Product Description
Full Text Search
 

To Download 74AC573SJX Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? 2005 fairchild semiconductor corporation ds009973 www.fairchildsemi.com november 1988 revised march 2005 74ac573 ? 74act573 octal latch with 3-state outputs 74ac573  74act573 octal latch with 3-state outputs general description the 74ac573 and 74act573 are high-speed octal latches with buffered common latch enable (le) and buffered common output enable (oe ) inputs. the 74ac573 and 74act573 are functionally identical to the 74ac373 and 74act373 but with inputs and outputs on opposite sides. features  i cc and i oz reduced by 50%  inputs and outputs on opposite sides of package allow- ing easy interface with microprocessors  useful as input or output port for microprocessors  functionally identical to 74ac373 and 74act373  3-state outputs for bus interfacing  outputs source/sink 24 ma  74act573 has ttl-compatible inputs ordering code: device also available in tape and reel. specify by appending suffix letter ?x? to the ordering code. pb-free package per jedec j-std-020b. note 1: ?_nl? indicates pb-free package (per jedec j-std-020b). device available in tape and reel only. fact is a trademark of fairchild semiconductor corporation. order number package package description number 74ac573sc m20b 20-lead small outline integrated circuit (soic), jedec ms-013, 0.300" wide 74ac573sj m20d pb-free 20-lead small outline package (sop), eiaj type ii, 5.3mm wide 74ac573mtc mtc20 20-lead thin shrink small outline package (tssop), jedec mo-153, 4.4mm wide 74ac573pc n20a 20-lead plastic dual-in-line package (pdip), jedec ms-001, 0.300" wide 74act573sc m20b 20-lead small outline integrated circuit (soic), jedec ms-013, 0.300" wide 74act573scx_nl (note 1) m20b pb-free 20-lead small outline integrated circuit (soic), jedec ms-013, 0.300" wide 74act573sj m20d pb-free 20-lead small outline package (sop), eiaj type ii, 5.3mm wide 74act573mtc mtc20 20-lead thin shrink small outline package (tssop), jedec mo-153, 4.4mm wide 74act573pc n20a 20-lead plastic dual-in-line package (pdip), jedec ms-001, 0.300" wide
www.fairchildsemi.com 2 74ac573  74act573 logic symbols ieee/iec connection diagram pin descriptions truth table h high voltage l low voltage z high impedance x immaterial o 0 previous o 0 before high-to-low transition of latch enable functional description the 74ac573 and 74act573 contain eight d-type latches with 3-state output buffers. when the latch enable (le) input is high, data on the d n inputs enters the latches. in this condition the latches are transparent, i.e., a latch out- put will change state each time its d-type input changes. when le is low the latches store the information that was present on the d-type inputs a setup time preceding the high-to-low transition of le. the 3-state buffers are controlled by the output enable (oe ) input. when oe is low, the buffers are enabled. when oe is high the buff- ers are in the high impedance mode but this does not inter- fere with entering new data into the latches. logic diagram please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate pro pagation delays. pin names description d 0 ? d 7 data inputs le latch enable input oe 3-state output enable input o 0 ? o 7 3-state latch outputs inputs outputs oe le d o n lhh h lhl l llx o 0 hxx z
3 www.fairchildsemi.com 74ac573  74act573 absolute maximum ratings (note 2) recommended operating conditions note 2: absolute maximum ratings are those values beyond which damage to the device may occur. the databook specifications should be met, with- out exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. fairchild does not recommend operation of fact circuits outside databook specifications. dc electrical characteristics for ac note 3: all outputs loaded; thresholds on input associated with output under test. note 4: i in and i cc @ 3.0v are guaranteed to be less than or equal to the respective limit @ 5.5v v cc . note 5: maximum test duration 2.0 ms, one output loaded at a time. supply voltage (v cc )  0.5v to  7.0v dc input diode current (i ik ) v i  0.5v  20 ma v i v cc  0.5v  20 ma dc input voltage (v i )  0.5v to v cc  0.5v dc output diode current (i ok ) v o  0.5v  20 ma v o v cc  0.5v  20 ma dc output voltage (v o )  0.5v to v cc  0.5v dc output source or sink current (i o ) r 50 ma dc v cc or ground current per output pin (i cc or i gnd ) r 50 ma storage temperature (t stg )  65 q c to  150 q c junction temperature (t j ) (pdip) 140 q c supply voltage (v cc ) ac 2.0v to 6.0v act 4.5v to 5.5v input voltage (v i )0v to v cc output voltage (v o )0v to v cc operating temperature (t a )  40 q c to  85 q c minimum input edge rate ( ' v/ ' t) ac devices v in from 30% to 70% of v cc v cc @ 3.0v, 4.5v, 5.5v 125 mv/ns act devices v in from 0.8v to 2.0v v cc @ 4.5v, 5.5v 125 mv/ns symbol parameter v cc t a  25 q ct a  40 q c to  85 q c units conditions (v) typ guaranteed limits v ih minimum high level 3.0 1.5 2.1 2.1 v v out 0.1v input voltage 4.5 2.25 3.15 3.15 or v cc  0.1v 5.5 2.75 3.85 3.85 v il maximum low level 3.0 1.5 0.9 0.9 v v out 0.1v input voltage 4.5 2.25 1.35 1.35 or v cc  0.1v 5.5 2.75 1.65 1.65 v oh minimum high level 3.0 2.99 2.9 2.9 v i out  50 p a output voltage 4.5 4.49 4.4 4.4 5.5 5.49 5.4 5.4 v v in v il or v ih 3.0 2.56 2.46 i oh  12 ma 4.5 3.86 3.76 i oh  24 ma 5.5 4.86 4.76 i oh  24 ma (note 3) v ol maximum low level 3.0 0.002 0.1 0.1 vi out 50 p a output voltage 4.5 0.001 0.1 0.1 5.5 0.001 0.1 0.1 v v in v il or v ih 3.0 0.36 0.44 i ol 12 ma 4.5 0.36 0.44 i ol 24 ma 5.5 0.36 0.44 i ol 24 ma (note 3) i in (note 4) maximum input leakage current 5.5 r 0.1 r 1.0 p av i v cc , gnd i old minimum dynamic 5.5 75 ma v old 1.65v max i ohd output current (note 5) 5.5  75 ma v ohd 3.85v min i cc maximum quiescent 5.5 4.0 40.0 p av in v cc or gnd (note 4) supply current i oz maximum 3-state 5.5 r 0.25 r 2.5 p av i (oe) v il , v ih leakage current v i v cc , gnd v o v cc , gnd
www.fairchildsemi.com 4 74ac573  74act573 ac electrical characteristics for ac note 6: voltage range 5.0 is 5.0v r 0.5v voltage range 3.3 is 3.3v r 0.3v ac operating requirements for ac note 7: voltage range 5.0 is 5.0v r 0.5v voltage range 3.3 is 3.3v r 0.3v v cc t a  25 q ct a  40 q c to  85 q c symbol parameter (v) c l 50 pf c l 50 pf units (note 6) min typ max min max t phl propagation delay 3.3 0.5 8.5 10.5 2.5 11.0 ns t plh d n to o n 5.0 1.5 5.5 7.0 1.5 7.5 t plh propagation delay 3.3 2.5 8.5 12.0 2.5 12.5 ns t phl le to o n 5.0 2.0 6.0 8.0 2.0 8.5 t pzl output enable time 3.3 2.5 8.5 13.0 2.5 13.5 ns t pzh 5.0 1.5 6.0 8.5 1.5 9.0 t phz output disable time 3.3 1.0 9.0 14.5 1.0 15.0 ns t plz 5.0 1.0 6.0 9.5 1.0 10.0 v cc t a  25 q ct a  40 q c to  85 q c symbol parameter (v) c l 50 pf c l 50 pf units (note 7) typ guaranteed minimum t s setup time, high or low 3.3 0 3.0 3.0 ns d n to le 5.0 0 3.0 3.0 t h hold time, high or low 3.3 0 1.5 1.5 ns d n to le 5.0 0 1.5 1.5 t w le pulse width, high 3.3 2.0 4.0 4.0 ns 5.0 2.0 4.0 4.0
5 www.fairchildsemi.com 74ac573  74act573 dc electrical characteristics for act note 8: all outputs loaded; thresholds on input associated with output under test. note 9: maximum test duration 2.0 ms, one output loaded at a time. ac electrical characteristics for act note 10: voltage range 5.0 is 5.0v r 0.5v symbol parameter v cc t a  25 q ct a  40 q c to  85 q c units conditions (v) typ guaranteed limits v ih minimum high level 4.5 1.5 2.0 2.0 v v out 0.1v input voltage 5.5 1.5 2.0 2.0 or v cc  0.1v v il maximum low level 4.5 1.5 0.8 0.8 v v out 0.1v input voltage 5.5 1.5 0.8 or v cc  0.1v v oh minimum high level 4.5 4.49 4.4 4.4 vi out  50 p a output voltage 5.5 5.49 5.4 5.4 v in v il or v ih 4.5 3.86 3.76 v i oh  24 ma 5.5 4.86 4.76 i oh  24 ma (note 8) v ol maximum low level 4.5 0.001 0.1 0.1 vi out 50 p a output voltage 5.5 0.001 0.1 0.1 v in v il or v ih 4.5 0.36 0.44 v i ol 24 ma 5.5 0.36 0.44 i ol 24 ma (note 8) i in maximum input 5.5 r 0.1 r 1.0 p av i v cc , gnd leakage current i oz maximum 3-state 5.5 r 0.25 r 2.5 p av i v il , v ih leakage current v o v cc , gnd i cct maximum 5.5 0.6 1.5 ma v i v cc  2.1v i cc /input i old minimum dynamic 5.5 75 ma v old 1.65v max i ohd output current (note 9) 5.5  75 ma v ohd 3.85v min i cc maximum quiescent 5.5 4.0 40.0 p av in v cc or gnd supply current v cc t a  25 q ct a  40 q c to  85 q c symbol parameter (v) c l 50 pf c l 50 pf units (note 10) min typ max min max t plh propagation delay 5.0 2.5 6.0 10.5 2.0 12.0 ns t phl d n to o n t plh propagation delay 5.0 3.0 6.0 10.5 2.5 12.0 ns le to o n t phl propagation delay 5.0 2.5 5.5 9.5 2.0 10.5 ns le to o n t pzh output enable time 5.0 2.0 5.5 10.0 1.5 11.0 ns t pzl output enable time 5.0 1.5 5.5 9.5 1.5 10.5 ns t phz output disable time 5.0 2.5 6.5 11.0 1.5 12.5 ns t plz output disable time 5.0 1.5 5.0 8.5 1.0 9.5 ns
www.fairchildsemi.com 6 74ac573  74act573 ac operating requirements for act note 11: voltage range 5.0 is 5.0v r 0.5v capacitance v cc t a  25 q ct a  40 q c to  85 q c symbol parameter (v) c l 50 pf c l 50 pf units (note 11) typ guaranteed minimum t s setup time, high or low 5.0 1.5 3.0 3.5 ns d n to le t h hold time, high or low 5.0  1.5 0 0 ns d n to le t w le pulse width, high 5.0 2.0 3.5 4.0 ns symbol parameter typ units conditions c in input capacitance 5.0 pf v cc open c pd power dissipation capacitance for ac 25.0 pf v cc 5.0v for act 42.0
7 www.fairchildsemi.com 74ac573  74act573 physical dimensions inches (millimeters) unless otherwise noted 20-lead small outline integrated circuit (soic), jedec ms-013, 0.300" wide package number m20b
www.fairchildsemi.com 8 74ac573  74act573 physical dimensions inches (millimeters) unless otherwise noted (continued) pb-free 20-lead small outline package (sop), eiaj type ii, 5.3mm wide package number m20d
9 www.fairchildsemi.com 74ac573  74act573 physical dimensions inches (millimeters) unless otherwise noted (continued) 20-lead thin shrink small outline package (tssop), jedec mo-153, 4.4mm wide package number mtc20
www.fairchildsemi.com 10 74ac573  74act573 octal latch with 3-state outputs physical dimensions inches (millimeters) unless otherwise noted (continued) 20-lead plastic dual-in-line package (pdip), jedec ms-001, 0.300" wide package number n20a fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and fairchild reserves the right at any time without notice to change said circuitry and specifications. life support policy fairchild ? s products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of fairchild semiconductor corporation. as used herein: 1. life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be rea- sonably expected to result in a significant injury to the user. 2. a critical component in any component of a life support device or system whose failure to perform can be rea- sonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com


▲Up To Search▲   

 
Price & Availability of 74AC573SJX

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X